## MIT WORLD PEACE UNIVERSITY

# Digital Electronics and Computer Architecture Second Year B. Tech, Semester 1

## 4 BIT ADDER AND SUBTRACTER USING IC 7483

#### PRACTICAL REPORT

## Prepared By

Krishnaraj Thadesar, PA20 Avipsa Ghorai, PA18 Shivranjan Pathak, PA16 Vaishnavi Powar, PA19 Pratyush Choudhari, PA17 Cyber Security and Forensics Batch A1

November 22, 2022

## Contents

| 1 | Problem Statement                                | 1 |
|---|--------------------------------------------------|---|
| 2 | Components Used                                  | 1 |
| 3 | Involved Truth Tables                            | 1 |
| 4 | Pin Diagrams of Used ICs                         | 1 |
| 5 | 5.4 Advantages of Parallel Adder to Serial Adder | 1 |
| 6 | Prodecure                                        | 1 |
| 7 | Circuit Diagrams                                 | 1 |
| 8 | Applications                                     | 1 |
| 9 | Conclusion                                       | 1 |

#### 1 Problem Statement

To design and implement 4 bit Adder and Subtractor using IC 7483 parallel adder.

#### 2 Components Used

- 1. 2 1.5 V AA Batteries or 3 Volt Power Source
- 2. DIP Switch
- 3 Involved Truth Tables
- 4 Pin Diagrams of Used ICs
- 5 Theory
- 5.1 What is adder and Subtractor
- 5.2 Parallel Adder
- 5.3 Serial Adder
- 5.4 Advantages of Parallel Adder to Serial Adder
- 5.5 Disadvantages of Parallel Adder to Serial Adder
- 5.6 Working of Parallel Adder
- 6 Prodecure
- 7 Circuit Diagrams
- 8 Applications
- 9 Conclusion